# A 40 GBaud Integrated Silicon Coherent Receiver

Jochem VERBIST<sup>1,2,3\*</sup>, Jing ZHANG<sup>1,3</sup>, Bart MOENECLAEY<sup>2,3</sup>, Wouter SOENEN<sup>1,3</sup>, John VAN WEERDENBURG<sup>,4</sup>, Roy VAN UDEN<sup>4</sup>, Chigo OKONKWO<sup>4</sup>, Xin YIN<sup>2,3</sup>, Gunther ROELKENS<sup>1,3</sup>, Johan BAUWELINCK<sup>2,3</sup>

<sup>1</sup>Photonics Research Group, INTEC, Ghent University -imec, Belgium

<sup>2</sup>INTEC\_design, INTEC, Ghent University - iMinds- imec, Belgium

<sup>3</sup>Center for Nano- and Biophotonics (NB-Photonics), Ghent University, Belgium

<sup>4</sup>COBRA Research Institute, Eindhoven University of Technology, The Netherlands

\* Jochem.Verbist@intec.ugent.be

#### Introduction

The growth of internet traffic has warranted a substantial amount of research towards high-speed transceivers for long-haul networks. Coherent communication provides multiple advantages over the classic OOK transmission schemes, including compensation of linear and non-linear fiber distortions and increased spectral efficiency thanks to phase-diversity and multilevel constellations (e.g. QPSK and 16-QAM) [1]. In the near future integrated coherent transceivers are expected to become key components in the metropolitan area networks, and in long-term even in access networks [2,3]. This will require a substantially reduction in size, cost and power consumption with respect to the current coherent transceivers. Silicon photonics emerges as an ideal platform to realize such devices. The high index contrast between Si and SiO<sub>2</sub> allows for devices with very small footprint and the circuits can be realized on large 200mm / 300mm wafers using existing commercial CMOS foundries allowing for low-cost chips. In this paper we present new results on the silicon integrated coherent receiver (ICR) presented in [4], operating at 40 GBaud for QPSK and 16-QAM.

#### **Design and Setup**

The ICR was fabricated in imec's iSiPP25G platform and hybridly integrated with a codesigned 2-channel transimpedance amplifier (TIA) array as shown in Fig.1(a). The photonic integrated circuit (PIC) is depicted in Fig. 1(b) and consists of a 2 grating couplers for the signal and local oscillator (LO), a 2x4 multi-mode-interferometer (2x4 MMI) acting as a 90° hybrid, and 2 pairs of balanced germanium photodetectors (Ge PDs) with an individual bandwidth of >50GHz. The TIAs were realized in a 0.13µm SiGe BiCMOS technology and optimized, aside from speed and power consumption, for linearity necessary for multilevel constellations as 16-QAM. The system performance was evaluated with the setup as shown in Fig 1(c). The in-fibre power was -8.5 dBm for the signal (QPSK/16-QAM) and +10.2 dBm for the LO. The fiber-to-chip grating couplers had an insertion loss of  $\sim\!6.5$  dB and a 1dB-bandwidth of 20nm.

### Results

Fig. 1 (d) shows the BER performance of QPSK and 16-QAM at 28 GBaud and 40 GBaud. Operation below the hard-decision forward error coding (HD-FEC) threshold -BER= $3.8\times10^{-3}$  at 7% overhead- requires an optical signal-to-noise ratio (OSNR) of ~14 dB for 40 GBaud QPSK, less than 3.5 dB from the theoretical minimum. At 28 GBaud 11.5 dB OSNR is needed for sub-FEC operation, corresponding to an even smaller penalty of <2.5 dB. For 28 Gbaud 16-QAM the HD-FEC threshold is passed at an OSNR of 21 dB. At 40 GBaud onset of an error-floor becomes noticeable, nonetheless stable operation well below HD-FEC is achieved. We even managed to successfully receive QPSK transmissions at 60 GBaud just below HD-FEC at a BER of  $3.4\times10^{-3}$ , but only for the highest OSNR that the setup could provide (i.e. ~33 dB).

## 18<sup>™</sup> EUROPEAN CONFERENCE ON INTEGRATED OPTICS 2016 18-20 MAY | WARSAW | POLAND



Fig. 1. (a) Micrograph of PIC + TIA-array chip; (b) PIC layout; (c) Test setup; (d) BER vs OSNR for 28 (green) and 40 GBaud (red); Example of a QPSK (e) and 16-QAM (f) constellation at 40 GBaud.

As the germanium photodiodes have a very high bandwidth and a slow roll-off [1], the TIAs probably form the bandwidth bottleneck of the ICR. The same PIC combined with a TIA-array with a bandwidth of  $\sim 35 \, \text{GHz}$  would most likely suffice for a high-performance QPSK-ICR at 56 Gbaud.

In all experiments the receiver consumes 310 mW, an improvement of at least 40% compared to other reported Si-ICRs at 28 GBaud, while also realizing a PIC area reduction of a factor 4 [4]. A polarization division multiplexing version of this receiver could be realized by either using 2 dimensional grating couplers for fiber chip interfacing or by doing the polarization handling of chip, and combining two ICRs as presented in this paper on a single substrate.

#### Conclusion

We demonstrated the first silicon coherent receiver operating with high-performance at 40 GBaud QPSK and 16-QAM. Thanks to the ultra-compact design and the low power consumption of the co-designed TIAs, this receiver realizes an important building block for future compact pluggable transceivers modules (e.g. CFP4-ACO) at 300G and beyond.

#### References

- [1] G. Bennet et al., IEEE Commun. Mag. Vol. 52, no. 10, pp. 102-110, Oct. 2014
- [2] S. Smolorz et al., Opt. fiber Commun. Conf. (OFC), Los Angeles, 2011, PDP D4
- [3] M. Presi et al., Opt. Exp., vol. 23, no. 17., pp. 22706-22713, Aug. 2015
- [4] J. Zhang, J. Verbist et al., IEEE Photonics Journal, vol. 8, no. 1, pp.1-10, Feb. 2016











